# FPGA Applications in DC - AC Converters : A Single Chip Implementation of Spwm and SVPWM Modulators <sup>1</sup>R. K. Pongiannan, <sup>2</sup>N. Yadaiah #### **ABSTRACT** In the past decade, the development in the field of FPGA has found a lot of applications in electrical power conversion applications. The SPWM and SVPWM are the most commonly used PWM schemes in the three phase inverters due to their advantages. This paper presents single chip implementation of two commonly used PWM schemes such as SPWM and SVPWM in a single FPGA using Q-format data representation. It also provides the guidelines and quick references for practicing engineers and researchers in the field of FPGA based development to select the suitable digital controller based on the switching frequency, speed of the algorithm and single chip applications. *Key words*: FPGA, SPWM, SVPWM, Q- format, Single chip implementation, VHDL. #### 1. Introduction For over 100 years, the three phase ac induction motor has proven to be an extremely reliable electromechanical conversion device. For the vast majority of that period, it evolved as a constant speed device operating from a constant frequency, constant voltage, and sinusoidal utility power source [1-2]. The power conversion and its future have been discussed in the literature [3]. Pulse Part time Research scholar, JNTU, Hyderabad. & Faculty, Dept. of Information Technology, Karpagam College of Engineering, Coimbatore-641032, TN., India, E-mail: pongiannan rk@yahoo.co.in <sup>2</sup>Department of Electrical & Electronics Engineering, JNTU College of Engineering, Anantapur - 515 002, AP., India. E-mail: yadaiahn@hotmail.com Width Modulation (PWM) has been studied extensively during the past decades [4-5]. Many different PWM methods have been developed to achieve the better performance such as: wide linear modulation range; less switching loss; less total harmonic distortion (THD) in the spectrum of switching wave form; and easy implementation and less computation time [6-14][27-39]. Many three-phase loads require a supply of variable voltage variable frequency (VVVF), with a fast and highefficiency control by digital electronic means. The conversion of dc power to three-phase ac power is exclusively performed in the switched mode using proper switching by means of suitable PWM algorithm. The actual power flow in each motor phase is controlled by the on/off ratio, or duty-cycle of the respective switches. The desired sinusoidal waveform of the currents is achieved by varying the duty-cycles sinusoidally with time, employing the techniques of PWM. The schematic of PWM controlled three phase inverter is shown in Fig. 1. Figure 1: Schematic of Three phase Voltage source inverter The Space Vector Pulse Width Modulation (SVPWM) technique has been widely studied over the decades for power converter applications such as ac-dc converters, power factor correction, power system analysis and deac inverters [27-28, 37-39]. In dc-ac converters, SVPWM gives a higher output voltage for the same dc-bus voltage, lower switching losses, and better harmonic performance in comparison with the carrier-based Sinusoidal Pulse Width Modulation (SPWM). Therefore, SVPWM scheme becomes the preferred PWM technique for various threephase power converter applications used in ac drives, UPS and power conditioning equipment. The unpredicted development in industrial drives and power conditioning equipment over the past decades is resulted from the process developments demanded by the automation industry. This is further augmented with increased speed of modern microprocessors, micro controllers, digital signal processors (DSP's), complex programmable logic devices (CPLD), application specific integrated circuit (ASIC) technology and Field programmable gate array (FPGA) based control techniques used in reduced insulated gate bipolar transistor (IGBT) drive package size, coupled with ac motors leads to achievement of multiple machine configuration with minimal process down time. Among all these possibilities, FPGA is a good compromise between the advantage of the flexibility of a programming solution and the efficiency of a specific architecture with a high integration density. Digital technology has greatly impacted the design of controls for power electronics. In the beginning, when only low-performance processors were available, writing code for controllers was largely an art form, without a well-defined and standardized design procedure. With the advent of DSP's and high-performance processors in general, the design approach has significantly changed [9-14]. In the literatures DSP based control of PWM in power converters for the applications such as ac drives and power conversion [6-15] has become area of research due to its features of simple circuitry, software control and flexibility to adapt various applications. FPGA has been extensively used for many industrial and control applications such as servo control, robotics, and multi-processor based control, monitoring system, power measurement systems, and power converter control [16-26]. Also in telecommunication industries FPGA has been used extensively. This paper elaborates the FPGA based PWM generation techniques for dc-ac converter used in ac drives. Therefore, in past decades, motor control and power conversion ICs employing ASIC/FPGA technology are receiving more attention [15-48]. Traditional softwarebased systems suffer disadvantages of complex circuitry, limited functions, difficult circuit modification, high cost and low executive speed. In addition, the traditional design cycle is even longer than the life cycle of modern electronic products. But the great success of very largescale integration (VLSI) technology has given us a perfect solution. In the literature, the recent power electronic control applications are implemented with FPGA -ASIC due to its reconfigurability. The emergence of FPGA and CPLD as well as top-down EDA methodology gives the designers a good chance to arbitrarily design their own ASICs in their labs, and not in the semiconductor factories, with only a personal computer and a download cable. FPGA is somewhat different from CPLD in inner structure, but their usage is basically the same. In DSP-FPGA based control implementation, the arithmetic functions are carried out by the DSP processor [27, 37-39] and the PWM generation is carried out in FPGA. The draw back of the FPGAs is: it is difficult to implement the arithmetic functions, equations in the PWM algorithm and the signal processing technique handled is integer representation which leads to error in the output. The drawbacks of the DSP-FPGA based control scheme are complexity in interfacing, system is bulky, long development time, and need of expertise in both technologies. Nowadays, an embedded control and IP design can be developed and downloaded into FPGA to construct a System on Programmable Chip (SoPC) environment for ac drive systems [23]. The details of IP core are given in [48,52]. The literature [49] gives details of floating point representation and the corresponding IEEE standard. Therefore it is advisable to use a single FPGA for the system to overcome the above difficulties using Q-format [50-51]. Using this format, it is possible to implement the arithmetic functions in the FPGA. The different data format and Q- format are discussed in the section-III. This paper presents survey of FPGA applications in power electronic converters especially for dc-ac converters with single chip FPGA implementation. Also "The FPGA based VLSI Architecture for Single chip SPWM and SVPWM Modulator" has been implemented using a new methodology, Q—format for signal processing which enables the development of the entire SPWM and SVPWM on a single chip. The SPWM architecture has been designed and implemented using VHDL and FPGA. The literatures referred will gives the details of selection of the device, design procedures, switching frequency and so on. The remaining paper is organized as: Section II-FPGAs and the development tools; Section III - Fixed point formats; Section IV - FPGA applications in power industry, implementation of PWM controls with simulation results; and Section V - Conclusion. # 2. DESCRIPTION OF FPGAs AND THEIR DEVELOPMENT TOOLS 2.1 FPGA Description FPGA belong to the wide family of programmable logic components. Their densities are now exceeding 10 million gates. FPGA can be defined as a matrix of configurable logic blocks (combinatorial and/or sequential), linked to each other by an interconnection network that is also entirely re-programmable. Memory cells control the logic blocks as well as the connections so that the component can fulfill the required application specifications. Several configurable technologies exist, but we are interested in FPGA among these re-programmable devices (Flash EPROM, SRAM), since they allow the same flexibility of a microprocessor. The generic architecture of this type of FPGA is as shown in Fig. 2. Figure 2 Generic Architecture of an FPGA The architecture of the above FPGA is composed of a matrix of configurable logic blocks (CLB), which is bordered by a ring of configurable input/output blocks (IOB). Finally, all these resources communicate among themselves through a programmable interconnection network. ## 2.1.1. Hardware Description Languages and FPGA Originally, FPGA were only used to replace basic logic circuits and their applications are described with the help of simple CAD schematic tools. Today, FPGAs are more and more utilized to implement complex functions. For example, a complex system consists of an Arithmetic Logic Unit (ALU), motor control units, PID controllers, memories, communication units, and so on. This evolution of FPGA is due to the development of appropriate design tools and methods, which took their origin from the VLSI circuit technology. These tools are mostly based on Hardware Description Languages (HDL) such as Very high-speed integrated circuit Hardware Description Language (VHDL) or Verilog. The existence of an IEEE standard has spread the use of VHDL and has allowed the creation and the development of high performance CAD tools in the field of microelectronics. Thus, the designer can take advantage of this language to build his own circuit by using a hierarchical and modular approach that is defined at different levels of abstraction. Design approach by abstraction levels can be applied to ASIC as well as to FPGA and is referred in the literature as "top-down methodology". The FPGA design flow is given as follows: - ♦ The system level - ♦ The behavior level - ♦ The Register Transfer Level (RTL) At each level of abstraction, the future integrated circuit is described in HDL such as behavior VHDL or synthesis VHDL. The last description gives an exact representation of the operators and variables of the final circuit. In order to simulate and validate the digital circuit functionality, various test benches are written and executed. The Fig. 3 shows the hierarchical flow of the top-down design method and its HDL model environment. Figure 3 The Hierarchical flow of the top-down Presently, FPGA manufacturers have designed software packages that both enable the simulation and the automatic translation into hardware design. This software runs inside the Matlab-Simulink environment and results are "bit and cycle accurate". It should be mentioned that the concept of automatic code generation has already been applied with success to DSP processors. #### 2.2 Design Methodology FPGA technology allows the development of specific hardware architecture within a flexible programmable environment. This specificity of the FPGA gives the designer a new degree of freedom when compared to microprocessor implementations since the hardware architecture of the control system is not imposed a priority. However, in many cases, the development of this architecture is rather intuitive and not adapted to the implementation of more and more complex algorithms. Thus, in order to benefit from the advantages of the FPGA and their powerful CAD tools, the designer has to follow an efficient design methodology. Such a methodology rests on two main principles: the modularity and the best suitability between the algorithm to implement and the chosen hardware architecture. #### 2.3 Design Methodology based on reuse modules For very complex designs, modular conception is generally used to reduce design cycle. This methodology is based on hierarchy and regularity concepts. Hierarchy is used to divide a large or complex design into sub-parts called modules that are more manageable. Regularity is aimed at maximizing the reuse of already designed modules. With the ceaseless increasing progress of CAD tools, the improvement in terms of development time reduction lies more on the designer to know how to classify and reuse his module models than a perfect knowledge of his CAD tools. Nowadays, the manufacturers and the designers of circuits even propose to recover in free or restricted access, several design models, also called Intellectual Property (IP) modules [48]. We understand that per module, an element of a library, available to the designer can be directly inferred without having to design it. Therefore, the reuse methodology consists of selecting throughout the synthesis process, the elements of a library that are useful for the design. These modules extracted from the design flow are distributed between the various levels of abstraction. The procedure of doing so is very similar to those used in DSP development with soft-macros. #### 3. Fixed point formats Systems employing micro controllers, DSP's, and Programmable Logic Devices (PLDs), the technique commonly used for signal processing is integer fixed point approximation, except in the new generation floating point DSP's. The accuracy of the processed results depends on data approximation employed in arithmetic computations. Hence it is proposed to implement Q-format approximation in signal processing applications. #### 3.1 Types of data formats There are two main types of formats commonly used for real time signal processing [49-50]. They are: (i) Fixed point representation and (ii) Floating point representation. Most of the digital systems use integer fixed point format due to area consideration. The main drawback of this Format is erroneous result. In most of the applications this erroneous result is within acceptable range and the error value depends on the processor used [27,37-39]. In case of FPGA based single chip controllers like the SVPWM controller, the algorithm is implemented without any other external controllers. Therefore in single chip applications, it is important to consider the error because it may lead to loss of accuracy. The Q-format (Q-indicates "Quantity of Fractional bits") [50-51] technique is a compromise between integer formats and floating point formats. One of the main advantages of SVPWM is less harmonic distortion in the output of inverter. Therefore while processing harmonic related data using integer fixed point format, the harmonic analysis is inefficient, because the resultant data contains considerable amount of error. This work mainly concentrates the implementation of PWM in a single FPGA using Q-format. If the application demands mainly accuracy, less computational overhead, less area, etc then the best choice would be binary form of 2's complement representation. This is the only method to represent the negative numbers by means of binary format. Hence, it is necessary to improve the accuracy of the binary form of representation for real world data and it can be met using Q-format. The Q-format is an efficient technique when compared to integer format for fractional numbers as and when the design concentrates on accuracy. # 3.2. Real data representation in Q - format The IEEE -754 standard [49] describes the floating point representation for signal processing with 16 bit and 32 bit formats. A QN format number is an N bit 2's complement binary number; a sign bit followed by an N bit mantissa (fraction). QN format can be used to express numbers in the range -1 to $(1 - 2^{-N})$ . # Q Format Notation [50-51] The position of the binary point in a fixed-point number determines how to interpret the scaling of the number. When it performs basic arithmetic such as addition or subtraction, hardware uses the same logic circuits regardless of the value of the scale factor. In essence, the logic circuits have no knowledge of a binary point. They perform signed or unsigned integer arithmetic. The position of the binary point in the signed, fixed-point data types is expressed and designated by Q format notation. This fixed-point notation is represented in the form #### Qmn where, Q designates that the number is in Q format notation, the Texas Instruments representation for signed fixed-point numbers. m is the number of bits used to designate the two's complement integer portion of the number. n is the number of bits used to designate the two's complement fractional portion of the number, or the number of bits to the right of the binary point. In Q format, the most significant bit is always designated as the sign bit. Representing a signed fixed-point data type in Q format always requires m+n+1 bits to account for the sign. #### a. Example: -Q.15 For example, a signed 16-bit number with n = 15 bits to the right of the binary point is expressed as Q0.15 In this notation, (1 sign bit) + (m=0) integer bits) + (n=15) fractional bits) = 16 bits in the data type. In Q format notation, the m=0 is often implied, as inQ.15 #### b. Example: -Q1.30 Multiplying two Q.15 numbers yields a product that is a signed 32-bit data type with n=30 bits to the right of the binary point. One bit is the designated sign bit, thereby forcing m to be 1: m+n+1=1+30+1=32 bits. Therefore, this number is expressed as Q1.30 ## c. Example: - Q2.17 Consider a signed 16-bit number with a scaling of 2(-17). This requires n=17 bits to the right of the binary point, meaning that the most significant bit is a sign-extended bit. Sign extension fills additional bits with the value of the MSB. For example, consider a 4-bit two's complement number 1011. When this number is extended to 7 bits with sign extension, the number becomes 1111101 and the value of the number remains the same. One bit is the designated sign bit, forcing m to be -2: m+n+1=-2+17+1=16 bits total. Therefore, this number is expressed as Q-2.17. #### d. Example: -Q17.-2 Consider a signed 16-bit number with a scaling of $2^{(2)}$ or 4. This means that the binary point is implied to be 2 bits to the right of the 16 bits, or that there are n = -2 bits to the right of the binary point. One bit must be the sign bit, thereby forcing m to be 17: m+n+1=17+(-2)+1=16 Therefore, this number is expressed as Q17.-2 An XQN format number is a QN format number left shifted by X bits. XQN format can be used to express numbers in the range: (-2X) to $(2X - 2^{(X-N)})$ . The 1QN format representation is given in table-1. Table 1. 1QN Data format | Range | Sign<br>bit | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | |---------|-------------|------------------|----|----|----|----|----|----|----| | +1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | -1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | +II / 4 | 0 | 0 | ı | 1 | 0 | 0 | 1 | 0 | 0 | | -Π / 4 | i | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | ^ ← Binary point | | | | | | | | # 3.3. Analysis of representing real-world data in integer and O-format The error in the signal processing depends on the type of data format used for representing signal. The theoretical analysis for the operation of addition is carried using different formats. #### 3.3.1. Analysis Example For Example real data: 0.2625 #### a. Representation: Integer Format: The Integer representation using truncation for fractional part is INT $[0.2625*2^7] = INT [33.6] = 33 = 00100001$ The Integer representation using rounding for fractional truncation is INT [0.2625\*27+0.5] =INT [34.1] =34= 00100010 #### b. Representation: 1Q8 Format: +0.2625=0001000011 #### c. Addition operation: Integer Format: 34(00100010) + 34(00100010) = 68(01000100) The resultant data will be $(68/2^{7)}$ =0.53125. The actual result should be 0.525. #### d. Addition in Q8 Format: 0.2625(001000011) + 0.2625(001000011) = 0.525(010000110) The resultant data will be 0.525. In this format the result obtained is equal to the actual value of 0.525. When comparing the results for addition in integer and Q- formats, it is observed that the error in integer format is 0.625% where as in Q format error is zero. Generally in digital circuits, multiplication is performed by repeated addition. Therefore multiplication in integer format will also have error which depends on the binary bits and number of additions. The table -2 shows the error in the output of the different types of data formats for 8, 16 and 32 bit representation. Table 2. The error in the output of the different types of data formats | Type of data representation | % error(for 8<br>bit<br>representation) | %<br>error(for16bit<br>representation) | % error(for32bit representation) | |-----------------------------------------------------------|-----------------------------------------|----------------------------------------|----------------------------------| | Fixed point<br>integer<br>Format by<br>rounding<br>method | 0.625 | 0.002 | -0.000000009 | | Q-format | 0 | 0 | 0 | From the analysis, Q-format will give more accurate result as compared to traditional integer formats and is the best method for developing the entire process in a single FPGA. Even though integer format gives less error which leads to inferior performance, it is not suitable for the dynamic range of -1 to +1 and also processing in a single FPGA #### 4. FPGA IN APPLICATIONS POWER INDUSTRY FPGA has been employed in electrical power conversion applications such as dc-dc converters, power supply control, dc-ac converters, ac-ac converters, power factor correction, power measurement systems, monitoring systems and also in telecommunication industries. #### 4.1. Applications of FPGA in three phase inverters In the last decade, the FPGA has been used in the power converters to generate the PWM pulses with a microprocessor interface commonly DSP. The Integer fixed point type of data representation and processing is used in FPGA implementations[27,37-40]. In order to improve accuracy the new generations of floating point DSPs are used in ac drives. ## 4.2. Implementation of SPWM and SVPWM The most commonly used PWM schemes are SPWM and SVPWM, therefore the single chip FPGA implementation of these schemes are implemented and analyzed for the feasibility in power converter applications #### 4.2.1. Implementation of SPWM The designed VLSI Architecture for SPWM modulator is shown in Fig.4. The internal modules of the SPWM architecture are Q –format arithmetic logic unit (QALU), clock divider, frequency selector, CORDIC core [52], PWM Controller and dead time module. In FPGA implementation the QALU is constructed as generic library functions. Each module is described with VHDL and compiled and simulated in the environment of Xilinx. In [27,36-39], the arithmetic functions in FPGA implementations has been carried out using integer approximations with additional auxiliary controlers, usally DSPs. Due to single chip implementation the integer approximations fails to give accuracy in the dynamic range of -1 to +1, therefore Q-format representation is used to implement the SPWM modulator. In FPGA implementation the QALU is constructed as generic library functions. The QALU performs all arithmetic and logic functions in Q-format representation. #### 4.2.2. Results and Discussion The SPWM modulator has been simulated using ModelSim-5.7g simulator. The SPWM waveforms with a switching frequency (fz) of 20 kHz and a fundamental ( $f_o$ ) of 50 Hz are shown in Fig.5 and Fig. 6. In fig. 5. In fig. 5, the simulated three phase output voltage waveform is shown. Figure 4: The Proposed VLSI Architecture for SPWM The fundamental as well as the switching frequency is programmable. The results shown below are the PWM pulses applied to the three phase dc-ac converter. The FPGA based single chip SPWM modulator can be used as modulator for high performance ac drives. Figure 5: PWM wave forms in three phases with Tz=2.63 kHz, f0=50 Hz Figure 6: SVPWM output for $f_s = 40 \text{ kHz}$ and f = 50 Hz # 4.3. Implementation of SVPWM The SVPWM Architecture for single chip applications is shown in Fig. 7 is designed and implemented in FPGA. The internals of this Architecture consists of QALU, transformations, sector detection, PWM generator, delay time generator and sin/cos generator. The data and the arithmetic operation handled are using Q-format. To carry out the arithmetic operations an ALU is designed called QALU. In FPGA implementation the QALU is constructed as generic library functions. The basic requirements for realizing the SVPWM is to first receive the three phase voltage from the inverter instead of receiving reference vector and phase from external processor[37-39], and to compute the orthogonal components of the voltage vector. Second, these 2-axis orthogonal components are converted to 3-axis components, and then these three-phase PWM waveforms are converted to centralized encased PWM waveforms with minimal switching. Finally, the PWM gating signals are inserted with adjustable time delay to protect the phase legs from short-circuiting. #### 4.3.1. Simulation Results and Discussion The SVPWM modulator has been simulated using ModelSim-5.7g simulator. The SVPWM patterns for all sectors have been achieved for different switching frequency with the fundamental of 50 Hz. The results for Fz = 6 kHz and 6 MHz are shown in Fig. 8 and Fig. 9 respectively. The fundamental as well as the switching frequency are programmable, based on the requirement. The results shown are the pulses applied to the three phase dc- ac converter for ac drives. Figure 7 The Proposed VLSI Architecture for SVPWM #### 5. Conclusion In this paper the FPGA based PWM generation for dc-ac converter used in ac drives are elaborated. The SPWM and SVPWM, the most commonly used PWM schemes, are implemented in a single FPGA using Q-format data representation. Also this paper presents the guidelines and quick reference for practicing engineers and researchers in the field of FPGA based digital controls. FPGAs can be used for many industrial, and control application such as servo control, robotics, multiprocessor based control, monitoring system, power measurement systems, and power converter control in addition to the major electrical power conversion applications. #### 6. ACKNOWLEDGEMENT The authors would like to thank the Management of Karpagam College of Engineering (KCE) Coimbatore, TN. and Jawaharlal Nehru Technological University (JNTU), Hyderabad, AP., India for providing all infrastructural facilities during this work. #### 7. References - B.K.Bose, "Power Electronics and ac Drives", Englewood Cliffs, NJ, Prentice-Hall, 1986. - D. M. Bezesky and Scott Kreitzer, "Selecting ASD systems", The NEMA Application Guide for ac Adjustable Speed Drive Systems, IEEE Industry applications magazine, PP 39-49, 2003. - F. Flaabjerg, A. Consoli, J. A. Ferraria and J. D. Van Wyk, "The future of power processing and conversion", IEEE Trans. on Industry Applications, Vol. 41, No. 1, PP 3-8, 2005. - J. Holtz, "Pulse Width Modulation—A survey", IEEE Trans. on Industry Electronics, Vol. 39, No. 5, PP 410–420, 1992. - J. Holtz, "Pulse Width Modulation for Electronic Power Conversion", Proceeding of the IEEE, Vol. 82, No. 8, PP 1194-1214, 1994. - A. Videt, P.L. Moigne, N. Idir, P. Baudesson and X. Cimetière, "A New Carrier-Based PWM Providing Common-Mode-Current Reduction and DC-Bus Balancing for Three-Level Inverters", IEEE Trans. on Industrial Electronics, Vol. 54, No. 6, PP 3001-3011, 2007. - Jun Li, A. Q. Huang, Z. Qian, H. Zhao, "A Novel Carrier-based PWM Method for 3-Level NPC Inverter Utilizing Control Freedom Degree", IEEE Proc. of APEC'98, PP 1899-1904,2007. - 8. S. Y. R. Hui, I. Oppermann, and S. Sathiakumar, "Microprocessor-Based Random PWM Schemes for DC-AC Power Conversion", IEEE Trans.on Power Electronics, Vol. 12, No.2, PP 253-260,1997. - B. Mwinyiwiwa, Z. Wolanski and B. Ooi, "Microprocessor-Implemented SPWM for Multiconverters with Phase-Shifted Triangle Carriers", IEEE Trans.on Industry applications, Vol. 34, No.3, PP 487-494, 1998. - V. Vlatkovic and D. Borojevic, "Digital signal processor based control of three phase space vector modulated converters", IEEE Trans. on Industrial Electronics, Vol. 41, No. 3, PP 326-332, 1994 - G.Narayanan, H. K. Krishnaurthy, Di Zhao and R. Ayyanar, "Advanced bus clamping PWM techniques based on Space vector approach", IEEE Trans. on Power Electronics, Vol. 21 No. 4, PP 974-94, 2006. - J.H. Kim, and Seung-Ki Sul, "A Carrier-Based PWM Method for Three-Phase Four-Leg Voltage Source Converters", IEEE Trans.on Power Electronics Vol. 19, No.1, PP 66-75, 2004. - R. M. Tallam, R. Naik, and T.A. Nondahl, "A Carrier-Based PWM Scheme for Neutral-Point Voltage Balancing in Three-Level Inverters", IEEE Trans.on Industry applications, Vol. 41, No.6, PP 1734-1743, 2005. - Y.Y. Tzou, M.F. Tsai, Y.F. Lin and H. Wu, "Dual-DSP fully digital control of an induction motor". IEEE Proc. of ISIE., Warsaw, Poland, June 17–20, 1996, PP 673–678. - E. Monmasson and M. N. Cirstea, "FPGA Design Methodology for Industrial Control Systems-A Review", IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1824-1842, 2007. - R. Joost and R. Salomon, "Advantages of FPGA-Based Multiprocessor Systems in Industrial Applications", IEEE Proc. of IEICON'05, PP 445-450, 2005. - 17. Y. F. Chan, M. Moallem and W. Wang, "Design and Implementation of Modular FPGA-Based PID Controllers", IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1898-1906, 2007. - R.Xi Chen, L. Gee Chen and L. Chen, "System Design Consideration for Digital Wheelchair Controller", IEEE Trans. on Industrial Electronics Vol. 47, No. 4, PP 898-907, 2000. - Y. Ishizukat, M. Uenott, I. Nishikawat, A. Ichinoset and H. Matsuot, "A Low-Delay Digital PWM Control Circuit for dc-dc converters", IEEE Proc. of APEC '07 PP 579-584, 2007. - S. S. Solano, A. J. Cabrera, I. Baturone, F. J. Moreno-Velo and M. Brox, "FPGA Implementation of Embedded Fuzzy Controllers for Robotic Applications", IEEE Trans. on Industrial Electronics Vol. 54, No. 4, PP 1937-1945,2007. - J.D. Hsu, C.L. Tsai, and Y.Y. Tzou1, "Design and Implementation of a Voice-Coil Motor Servo Control IC for Auto-Focus Mobile Camera Applications", IEEE Proc. of PESC '07, PP 1357-1362, 2007. - C. Dufour, J. Bélanger, S. Abourida, V. Lapointe, "FPGA-Based Real-Time Simulation of Finite-Element Analysis Permanent Magnet Synchronous Machine Drives", IEEE Proc. of PESC '07, PP 909-915, 2007. - 23. Y.S. Kung, M. H. Tsai and C.S. Chen, "FPGA-based Servo Control IC for PMLSM Drives with Adaptive Fuzzy Control", IEEE Proc. of ICIEA-2006. - J.Morroni, A. Dolgov, M. Shirazi, R. Zane and D. Maksimovic, "Online Health Monitoring in Digitally Controlled Power Converters", IEEE Proc. of PESC '07 PP 112-118,2007. - J. Acero, D. Navarro, L. A. Barragán, I. Garde, J. I. Artigas, and J. M. Burdío, "FPGA-Based Power Measuring for Induction Heating Appliances Using Sigma-Delta A/D Conversion", IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1843-18521,2007. - Jose M. Aller Alexander Bueno and Tomas Paga, "Power System Analysis Using Space-Vector Transformation", IEEE Trans. on Power Systems, Vol. 17, No. 4, PP 957-965, 2002. - Y.Y. Tzou and H. J. Hsu, "FPGA Realization of Space Vector PWM Control IC for three phase PWM Inverters", IEEE Trans. on Power Electronics, Vol. 12 No. 6, PP 953-963, 1997. - S. Chen and G. Joos, "Symmetrical SVPWM pattern generator using field programmable gate array implementation", IEEE Proc. of APEC '02, Vol 2, PP 1004-1010, 2002. - Haithem Abu-Rub, Jaroslaw Guzinski, Zbigniew Krzeminski, and Hamid A. Toliyat, "Speed Observer System for Advanced Sensorless Control of Induction Motor", IEEE Trans. on Energy conversion, Vol. 18, No. 2, PP 219-224,2003. - Z. Zhou, G. Yange and T. Li, "Design and implementation of FPGA based 3-phase Sinusoidal PWM VVVF controller", IEEE Proc. of APEC'04, Vol. 3, PP 1703-1708, 2004. - 31. Z. Zhou, T. Li,T. Takahashi and E. Ho, "FPGA realization of high performance servo controller for PMSM", IEEE International conference, APEC '04, Vol3, PP 1604-1609, 2004. - Y. Daisuke, N. Kawakami, S. Ota and T. Yokoyama, "Comparison of FPGA based Digital Control Method for Low Carrier-Frequency PWM Inverter", IEEE Proc. of PESC'06, 2006. - T.K.A. Brekken, N. Mohan, "A Flexible and Inexpensive FPGA-Based Power Electronics and Drives Laboratory", IEEE Proc. of PESC'06, 2006. - P. Köllensperger, R. U. Lenke, S. Schröder and R. W. D. Doncker, "Design of a Flexible Control Platform for Soft-Switching Multilevel Inverters", IEEE Trans. on Power Electronics Vol. 22, No. 5, PP 1778-1785,2007. - 35. H. Hu, W. Yao, and Z. Lu, "Design and Implementation of Three-Level Space Vector PWM IP Core for FPGAs" IEEE Trans. on Power Electronics Vol. 22, No. 6, PP 2234-2244, 2007. - X. Lin-Shi, F. Morel, A. M. Llor, B. Allard, and J.M. Rétif, "Implementation of Hybrid Control for Motor Drives", IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1946-1952, 2007. - R. K. Pongiannan and N. Yadaiah, "FPGA based Space Vector PWM Control IC for Three Phase Induction Motor Drive", IEEE Proc. of ICIT'06, PP 2061-2066, 2006. - R. K. Pongiannan and N. Yadaiah, "Single Chip FPGA Based Space Vector PWM Controller for Three Phase Induction Motor Drive", Journal of computer science, Vol.1, No. 6, PP 428-437, 2007. - 39. Z. Shu, J. Tang, Y. Guo, and J. Lian, "An efficient SVPWM algorithm with low computational overhead for three-phase inverters", IEEE Trans. on Power Electronics, Vol. 22 No. 5, PP 1797-1805, 2007. - 40. Y. T. Lin, Y. C. Wang and Y. Y. Tzou, "Single-Chip FPGA Implementation of a Digital VRM Controller with Interlaced Sampling and Control Technique" IEEE Proc. Of PESC'07, PP 1441-1447,2007. - G. Ceglia, V. Guzmán, C. Sánchez, F. Ibáñez, J. Walter and M. I. Giménez, "A New Simplified Multilevel InverterTopology for DC-AC Conversion", IEEE Trans. on Power Electronics, Vol. 21, No. 5, PP1311-1319,2006. - 42. W. Zhou, X. Zuo and X. Zha, "Repetitive Learning Control of Inverter System & Its DSP+FPGA Implementation", IEEE Proc. of PESC 06, 2006. - 43. O. Laakkonen, K.Rauma, M. Ikonen, O. Pyrhonen, "Reconfigurable Platform for Teaching Motor Control Algorithms", IEEE Proc. of PESC '06, 2006. - 44. B. Lu, X. Wu, H. Figueroa, and A. Monti, "A Low-Cost Real-Time Hardware-in-the-Loop Testing Approach of Power Electronics Controls", IEEE Trans. on Industrial Electronics, Vol. 54, No. 2, PP 919-931, 2007. - 45. S. C. Huerta, A. D. Castro, O. Garcia, J. A. Cobos, "FPGA based Digital Pulse Width Modulator with Time Resolution under 2 ns", IEEE Proc. of APEC'07 PP 877-881, 2007. - 46. M. N. Cirstea, and A. Dinu, "A VHDL Holistic Modeling Approach and FPGA Implementation of a Digital Sensorless Induction Motor Control Scheme" IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1853-1864, 2007. - M.W. Naouar, E. Monmasson, A. A. Naassani, I. S. Belkhodja, and N. Patin, "FPGA-Based Current Controllers for AC Machine Drives A Review", IEEE Trans. on Industrial Electronics, Vol. 54, No. 4, PP 1907-1925, 2007. - 48. Luk'aÇs Sekanina, "Towards Evolvable IP Cores for FPGAs", IEEE Proc. of NASA/Dod Conf. on Evolvable Hardware, Comp. Society, 2003. - IEEE standard for Floating point representation -IEEE-754. - Andrew Bateman and Warren Yates, "Digital Signal Processing Design", A.H. Wheeler & Co., Ltd., Wiley publishing co., First Indian reprint 1990. - Texas Insturments C28x Foundation Software, Iqmath Library Module User's Guide. - 52. Xilinx,Inc., "Cordic v3.0" Datasheet, DS249 May, 2004. # Author's Biography R. K. Pongiannan received Diploma in Electrical Engineering from PSG Polytechnic, Coimbatore in 1989, B.E. Degree from Coimbatore Institute of Technology, Coimbatore in 1995 and M.E. Degree from PSG College of Technology, Coimbatore in 2004. He became Ph.D. student at JNT University (JNTU), Hyderabad in 2006. Currently he is Assistant Professor in IT Department of Karpagam College of Engineering, Coimbatore. He is member of Institution Engineers (India) and Life Member of Systems Society of India and ISTE. His research areas are power electronics, ac Drives and Embedded systems. N. Yadaiah received B.E. in Electrical Engineering from College of Engineering, Osmania University, Hyderabad, India, 1988, M. Tech. in Control systems from I.I.T. Kharagpur, India, 1991 and Ph.D. in Electrical Engineering from J. N. T. University, Hyderabad, India, 2000. He received Young Scientist Fellowship (YSF) of Andhra Pradesh State Council for Science and Technology, in 1999. Currently he is Professor in Electrical & Electronics Engineering at Jawaharlal Nehru Technological University, Hyderabad and holding two research projects. He has 47 publications to his credit International journals/conferences. He has visited as Visiting Professor to University of Alberta, from May to July 2007. He is Fellow of Institution Engineers (India), and Fellow of IETE (India), Member of IEEE, Life Member of Systems Society of India and ISTE. He is editorial board member to Journal of Computer Science (India), His research interest includes: Adaptive Control, Artificial Neural Networks, Fuzzy logic, Nonlinear Systems and Process Control.